1
0
mirror of https://review.coreboot.org/flashrom.git synced 2025-04-27 15:12:36 +02:00

ichspi: Add Intel Alder Lake-S support

Add ADL PCH-S device IDs to enable flashrom on Alder Lake-S platforms.

TEST=Dump BIOS on MSI Z690 PRO DDR4 WIFI

Change-Id: Ib2a8c057994874a41ed400b176f156048dae43c0
Signed-off-by: Michał Kopeć <michal.kopec@3mdeb.com>
Reviewed-on: https://review.coreboot.org/c/flashrom/+/64253
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Thomas Heijligen <src@posteo.de>
This commit is contained in:
Michał Kopeć 2022-05-11 11:54:07 +02:00 committed by Thomas Heijligen
parent 81ad1088c6
commit 6f781bdaea
2 changed files with 15 additions and 2 deletions

View File

@ -2168,6 +2168,15 @@ const struct penable chipset_enables[] = {
{0x8086, 0x438b, B_S, DEP, "Intel", "HM570", enable_flash_pch500}, {0x8086, 0x438b, B_S, DEP, "Intel", "HM570", enable_flash_pch500},
{0x8086, 0x54a4, B_S, DEP, "Intel", "Alder Lake-N", enable_flash_pch600}, {0x8086, 0x54a4, B_S, DEP, "Intel", "Alder Lake-N", enable_flash_pch600},
{0x8086, 0x51a4, B_S, DEP, "Intel", "Alder Lake-P", enable_flash_pch600}, {0x8086, 0x51a4, B_S, DEP, "Intel", "Alder Lake-P", enable_flash_pch600},
{0x8086, 0x7a87, B_S, NT, "Intel", "H610", enable_flash_pch600},
{0x8086, 0x7a86, B_S, NT, "Intel", "B660", enable_flash_pch600},
{0x8086, 0x7a85, B_S, NT, "Intel", "H670", enable_flash_pch600},
{0x8086, 0x7a83, B_S, NT, "Intel", "Q670", enable_flash_pch600},
{0x8086, 0x7a84, B_S, DEP, "Intel", "Z690", enable_flash_pch600},
{0x8086, 0x7a88, B_S, NT, "Intel", "W680", enable_flash_pch600},
{0x8086, 0x7a8a, B_S, NT, "Intel", "W685", enable_flash_pch600},
{0x8086, 0x7a8d, B_S, NT, "Intel", "WM690", enable_flash_pch600},
{0x8086, 0x7a8c, B_S, NT, "Intel", "HM670", enable_flash_pch600},
{0x8086, 0x7e23, B_S, DEP, "Intel", "Meteor Lake-P/M", enable_flash_mtl}, {0x8086, 0x7e23, B_S, DEP, "Intel", "Meteor Lake-P/M", enable_flash_mtl},
#endif #endif
{0}, {0},

View File

@ -1048,8 +1048,12 @@ static enum ich_chipset guess_ich_chipset_from_content(const struct ich_desc_con
} else { } else {
if (content->ICCRIBA == 0x34) if (content->ICCRIBA == 0x34)
return CHIPSET_300_SERIES_CANNON_POINT; return CHIPSET_300_SERIES_CANNON_POINT;
if (content->CSSL == 0x11) if (content->CSSL == 0x11) {
return CHIPSET_500_SERIES_TIGER_POINT; if (content->CSSO == 0x68)
return CHIPSET_500_SERIES_TIGER_POINT;
else if (content->CSSO == 0x5c)
return CHIPSET_600_SERIES_ALDER_POINT;
}
if (content->CSSL == 0x14) if (content->CSSL == 0x14)
return CHIPSET_600_SERIES_ALDER_POINT; return CHIPSET_600_SERIES_ALDER_POINT;
if (content->CSSL == 0x03) { if (content->CSSL == 0x03) {