mirror of
https://review.coreboot.org/flashrom.git
synced 2025-04-28 15:33:42 +02:00
chipset_enable.c: Mark Intel HM65 as DEP
Tested reading, writing and erasing the internal flash chip using a Toshiba L755 laptop with an Intel HM65. However, since all ME-enabled chipsets are marked as DEP instead of OK, this one shall follow suit as well. Change-Id: I3fd62c3b4ee17a403cc3937422f3d850fd2878a4 Signed-off-by: Angel Pons <th3fanbus@gmail.com> Reviewed-on: https://review.coreboot.org/28955 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Nico Huber <nico.h@gmx.de>
This commit is contained in:
parent
f112e242ab
commit
73ab88d58e
@ -1724,7 +1724,7 @@ const struct penable chipset_enables[] = {
|
|||||||
{0x8086, 0x1c44, DEP, "Intel", "Z68", enable_flash_pch6},
|
{0x8086, 0x1c44, DEP, "Intel", "Z68", enable_flash_pch6},
|
||||||
{0x8086, 0x1c46, DEP, "Intel", "P67", enable_flash_pch6},
|
{0x8086, 0x1c46, DEP, "Intel", "P67", enable_flash_pch6},
|
||||||
{0x8086, 0x1c47, NT, "Intel", "UM67", enable_flash_pch6},
|
{0x8086, 0x1c47, NT, "Intel", "UM67", enable_flash_pch6},
|
||||||
{0x8086, 0x1c49, NT, "Intel", "HM65", enable_flash_pch6},
|
{0x8086, 0x1c49, DEP, "Intel", "HM65", enable_flash_pch6},
|
||||||
{0x8086, 0x1c4a, DEP, "Intel", "H67", enable_flash_pch6},
|
{0x8086, 0x1c4a, DEP, "Intel", "H67", enable_flash_pch6},
|
||||||
{0x8086, 0x1c4b, NT, "Intel", "HM67", enable_flash_pch6},
|
{0x8086, 0x1c4b, NT, "Intel", "HM67", enable_flash_pch6},
|
||||||
{0x8086, 0x1c4c, NT, "Intel", "Q65", enable_flash_pch6},
|
{0x8086, 0x1c4c, NT, "Intel", "Q65", enable_flash_pch6},
|
||||||
|
Loading…
x
Reference in New Issue
Block a user