mirror of
https://review.coreboot.org/flashrom.git
synced 2025-04-27 23:22:37 +02:00

- add Asus Crosshair IV Extreme to the list of supported boards http://www.flashrom.org/pipermail/flashrom/2011-August/007640.html - add Biostar N68S3+ to the list of supported boards http://www.flashrom.org/pipermail/flashrom/2011-September/007788.html - add P7H55-M LX to the list of supported boards although flashrom works correctly, it is marked as not ok, because flashing the vendor image will break the LAN interface. - add GA-X58A-UD7 to the list of supported boards http://paste.flashrom.org/view.php?id=739 - add Asus P4P800-VM to print.c (has a working board enable) - add Asus K8V-X to print.c reported by florz http://paste.flashrom.org/view.php?id=742 - add Intel D865GLC to print.c as non-working (ICH5 with BIOS lock enable) reported by jmd on IRC http://paste.flashrom.org/view.php?id=775 - add Intel DH67CF to print.c as non-working (H67 with BIOS lock enable and locked ME region) http://www.flashrom.org/pipermail/flashrom/2011-September/007789.html - add ECS P4M800PRO-M (V1.0A) to the list of supported boards reported by dweg on IRC (hot flashed a SST49LF040B, original was W39V040B) - add X8DTU-6TF+ to print.c (needs ME unlocking) http://www.flashrom.org/pipermail/flashrom/2011-August/007553.html - add Shuttle FH67 (used in the SH67H3 barebone) to the list of supported boards http://www.flashrom.org/pipermail/flashrom/2011-August/007749.html - add Tyan S2912 to the list of supported boards reported by erlan on IRC - add ZOTAC GeForce 8200 to the list of supported boards http://www.flashrom.org/pipermail/flashrom/2011-August/007612.html - mark AT25DF321A as TEST_OK_PROBE http://www.flashrom.org/pipermail/flashrom/2011-August/007553.html - mark 28F001BN/BX-T as TEST_OK_PR http://www.flashrom.org/pipermail/flashrom/2011-July/007208.html - rename MX29F002 http://patchwork.coreboot.org/patch/2794/ - mark SST39SF040 as fully tested reported by Florian 'florz' Zumbiehl http://paste.flashrom.org/view.php?id=742 - mark SST49LF040B as fully tested reported by dweg on IRC and later by Armin on the ml: http://www.flashrom.org/pipermail/flashrom/2011-August/007764.html - mark H55 chipset as OK http://www.flashrom.org/pipermail/flashrom/2011-July/007432.html - mark H67 chipset as OK http://www.flashrom.org/pipermail/flashrom/2011-August/007749.html - mark a MCP61 version as OK http://www.flashrom.org/pipermail/flashrom/2011-September/007788.html - add preliminary X79 (patsburg) PCI IDs 0x1d40 was reported already as working (not archived in our pipermail?) http://marc.info/?l=flashrom&m=130683026218257&w=2 - mark "82557/8/9/0/1 Ethernet Pro 100" in nicintel.c as working http://www.flashrom.org/pipermail/flashrom/2011-August/007480.html - rename some chips that had gratuitous "probing" suffixes: - SST25VF010.REMS - SST25VF040.REMS - M25P05.RES - M25P10.RES some other chip names with suffixes are needed due to lack of support for multiple probe functions per chip. this is explained here: http://www.flashrom.org/pipermail/flashrom/2011-August/007597.html - remove unneeded nicintel_spi-related function declarations in programmer.h - typos and whitespace fixes - fix Asus P4P800-E Deluxe detection The original board enable was added before DMI matching and used the IDs of a Promise controller as secondary PCI ID set. The controller could be disabled in the BIOS which would make the board not match. This patch uses the SMBus controller instead and adds a DMI pattern. This was Tested-by: Michael Schneider <vdrportal_midas at gmx dot de> Corresponding to flashrom svn r1425. - add "Sealed-case PC" to the list of chassis type (as indicating "not a laptop") This is Acked-by: Idwer Vollering <vidwer@gmail.com> the fix for the typo unusued -> unused is Signed-off-by: Sylvain "ythier" Hitier <sylvain.hitier@gmail.com> everything else is Signed-off-by: Stefan Tauner <stefan.tauner@alumni.tuwien.ac.at> Acked-by: Stefan Tauner <stefan.tauner@alumni.tuwien.ac.at> And everything was reviewed and Acked-by: Uwe Hermann <uwe@hermann-uwe.de>
119 lines
3.7 KiB
C
119 lines
3.7 KiB
C
/*
|
|
* This file is part of the flashrom project.
|
|
*
|
|
* Copyright (C) 2011 Carl-Daniel Hailfinger
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License as published by
|
|
* the Free Software Foundation; version 2 of the License.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program; if not, write to the Free Software
|
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
|
*/
|
|
|
|
/* Datasheet: http://download.intel.com/design/network/datashts/82559_Fast_Ethernet_Multifunction_PCI_Cardbus_Controller_Datasheet.pdf */
|
|
|
|
#include <stdlib.h>
|
|
#include "flash.h"
|
|
#include "programmer.h"
|
|
|
|
uint8_t *nicintel_bar;
|
|
uint8_t *nicintel_control_bar;
|
|
|
|
const struct pcidev_status nics_intel[] = {
|
|
{PCI_VENDOR_ID_INTEL, 0x1209, NT, "Intel", "8255xER/82551IT Fast Ethernet Controller"},
|
|
{PCI_VENDOR_ID_INTEL, 0x1229, OK, "Intel", "82557/8/9/0/1 Ethernet Pro 100"},
|
|
|
|
{},
|
|
};
|
|
|
|
/* Arbitrary limit, taken from the datasheet I just had lying around.
|
|
* 128 kByte on the 82559 device. Or not. Depends on whom you ask.
|
|
*/
|
|
#define NICINTEL_MEMMAP_SIZE (128 * 1024)
|
|
#define NICINTEL_MEMMAP_MASK (NICINTEL_MEMMAP_SIZE - 1)
|
|
|
|
#define NICINTEL_CONTROL_MEMMAP_SIZE 0x10
|
|
|
|
#define CSR_FCR 0x0c
|
|
|
|
static int nicintel_shutdown(void *data)
|
|
{
|
|
physunmap(nicintel_control_bar, NICINTEL_CONTROL_MEMMAP_SIZE);
|
|
physunmap(nicintel_bar, NICINTEL_MEMMAP_SIZE);
|
|
pci_cleanup(pacc);
|
|
release_io_perms();
|
|
return 0;
|
|
}
|
|
|
|
int nicintel_init(void)
|
|
{
|
|
uintptr_t addr;
|
|
|
|
/* Needed only for PCI accesses on some platforms.
|
|
* FIXME: Refactor that into get_mem_perms/get_io_perms/get_pci_perms?
|
|
*/
|
|
get_io_perms();
|
|
|
|
/* No need to check for errors, pcidev_init() will not return in case
|
|
* of errors.
|
|
* FIXME: BAR2 is not available if the device uses the CardBus function.
|
|
*/
|
|
addr = pcidev_init(PCI_BASE_ADDRESS_2, nics_intel);
|
|
|
|
nicintel_bar = physmap("Intel NIC flash", addr, NICINTEL_MEMMAP_SIZE);
|
|
if (nicintel_bar == ERROR_PTR)
|
|
goto error_out_unmap;
|
|
|
|
/* FIXME: Using pcidev_dev _will_ cause pretty explosions in the future. */
|
|
addr = pcidev_validate(pcidev_dev, PCI_BASE_ADDRESS_0, nics_intel);
|
|
/* FIXME: This is not an aligned mapping. Use 4k? */
|
|
nicintel_control_bar = physmap("Intel NIC control/status reg",
|
|
addr, NICINTEL_CONTROL_MEMMAP_SIZE);
|
|
if (nicintel_control_bar == ERROR_PTR)
|
|
goto error_out;
|
|
|
|
if (register_shutdown(nicintel_shutdown, NULL))
|
|
return 1;
|
|
|
|
/* FIXME: This register is pretty undocumented in all publicly available
|
|
* documentation from Intel. Let me quote the complete info we have:
|
|
* "Flash Control Register: The Flash Control register allows the CPU to
|
|
* enable writes to an external Flash. The Flash Control Register is a
|
|
* 32-bit field that allows access to an external Flash device."
|
|
* Ah yes, we also know where it is, but we have absolutely _no_ idea
|
|
* what we should do with it. Write 0x0001 because we have nothing
|
|
* better to do with our time.
|
|
*/
|
|
pci_rmmio_writew(0x0001, nicintel_control_bar + CSR_FCR);
|
|
|
|
buses_supported = BUS_PARALLEL;
|
|
|
|
max_rom_decode.parallel = NICINTEL_MEMMAP_SIZE;
|
|
|
|
return 0;
|
|
|
|
error_out_unmap:
|
|
physunmap(nicintel_bar, NICINTEL_MEMMAP_SIZE);
|
|
error_out:
|
|
pci_cleanup(pacc);
|
|
release_io_perms();
|
|
return 1;
|
|
}
|
|
|
|
void nicintel_chip_writeb(uint8_t val, chipaddr addr)
|
|
{
|
|
pci_mmio_writeb(val, nicintel_bar + (addr & NICINTEL_MEMMAP_MASK));
|
|
}
|
|
|
|
uint8_t nicintel_chip_readb(const chipaddr addr)
|
|
{
|
|
return pci_mmio_readb(nicintel_bar + (addr & NICINTEL_MEMMAP_MASK));
|
|
}
|