mirror of
				https://review.coreboot.org/flashrom.git
				synced 2025-11-03 23:00:13 +01:00 
			
		
		
		
	Change-Id: Iaa222f9f265e019798aada4d556c484cb3b46b5d Signed-off-by: Anastasia Klimchuk <aklm@flashrom.org> Reviewed-on: https://review.coreboot.org/c/flashrom/+/89522 Reviewed-by: Peter Marheine <pmarheine@chromium.org> Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Jean THOMAS <virgule@jeanthomas.me> Reviewed-by: Miklós Márton <martonmiklosqdev@gmail.com> Reviewed-by: Stefan Reinauer <stefan.reinauer@coreboot.org> Reviewed-by: Antonio Vázquez Blanco <antoniovazquezblanco@gmail.com>
		
			
				
	
	
		
			173 lines
		
	
	
		
			5.0 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			173 lines
		
	
	
		
			5.0 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
/*
 | 
						|
 * This file is part of the flashrom project.
 | 
						|
 *
 | 
						|
 * SPDX-License-Identifier: GPL-2.0-or-later
 | 
						|
 * SPDX-FileCopyrightText: 2015 Joseph C. Lehner <joseph.c.lehner@gmail.com>
 | 
						|
 */
 | 
						|
 | 
						|
#include <string.h>
 | 
						|
#include <stdlib.h>
 | 
						|
#include "flash.h"
 | 
						|
#include "programmer.h"
 | 
						|
#include "hwaccess_x86_io.h"
 | 
						|
#include "hwaccess_physmap.h"
 | 
						|
#include "pcidev.h"
 | 
						|
 | 
						|
#define MAX_ROM_DECODE (32 * 1024)
 | 
						|
#define ADDR_MASK (MAX_ROM_DECODE - 1)
 | 
						|
 | 
						|
/*
 | 
						|
 * In the absence of any public docs on the PDC2026x family, this programmer was created through a mix of
 | 
						|
 * reverse-engineering and trial and error.
 | 
						|
 *
 | 
						|
 * The only device tested is an Ultra100 controller, but the logic for programming the other 2026x controllers
 | 
						|
 * is the same, so it should, in theory, work for those as well.
 | 
						|
 *
 | 
						|
 * While the tested Ultra100 controller used a 128 kB MX29F001T chip, A16 and A15 showed continuity to ground,
 | 
						|
 * thus limiting the the programmer on this card to 32 kB. Without other controllers to test this programmer on,
 | 
						|
 * this is currently a hard limit. Note that ROM files for these controllers are 16 kB only.
 | 
						|
 *
 | 
						|
 * Since flashrom does not support accessing flash chips larger than the size limit of the programmer (the
 | 
						|
 * tested Ultra100 uses a 128 kB MX29F001T chip), the chip size is hackishly adjusted in atapromise_limit_chip.
 | 
						|
 */
 | 
						|
 | 
						|
struct atapromise_data {
 | 
						|
	uint32_t io_base_addr;
 | 
						|
	uint32_t rom_base_addr;
 | 
						|
	uint8_t *bar;
 | 
						|
	size_t rom_size;
 | 
						|
};
 | 
						|
 | 
						|
static const struct dev_entry ata_promise[] = {
 | 
						|
	{0x105a, 0x4d38, NT, "Promise", "PDC20262 (FastTrak66/Ultra66)"},
 | 
						|
	{0x105a, 0x0d30, NT, "Promise", "PDC20265 (FastTrak100 Lite/Ultra100)"},
 | 
						|
	{0x105a, 0x4d30, OK, "Promise", "PDC20267 (FastTrak100/Ultra100)"},
 | 
						|
	{0},
 | 
						|
};
 | 
						|
 | 
						|
static void atapromise_limit_chip(struct flashchip *chip, size_t rom_size)
 | 
						|
{
 | 
						|
	unsigned int i, size;
 | 
						|
	unsigned int usable_erasers = 0;
 | 
						|
 | 
						|
	size = chip->total_size * 1024;
 | 
						|
 | 
						|
	/* Chip is small enough or already limited. */
 | 
						|
	if (size <= rom_size)
 | 
						|
		return;
 | 
						|
 | 
						|
	/* Undefine all block_erasers that don't operate on the whole chip,
 | 
						|
	 * and adjust the eraseblock size of those which do.
 | 
						|
	 */
 | 
						|
	for (i = 0; i < NUM_ERASEFUNCTIONS; ++i) {
 | 
						|
		if (chip->block_erasers[i].eraseblocks[0].size != size) {
 | 
						|
			chip->block_erasers[i].eraseblocks[0].count = 0;
 | 
						|
			chip->block_erasers[i].block_erase = NO_BLOCK_ERASE_FUNC;
 | 
						|
		} else {
 | 
						|
			chip->block_erasers[i].eraseblocks[0].size = rom_size;
 | 
						|
			usable_erasers++;
 | 
						|
		}
 | 
						|
	}
 | 
						|
 | 
						|
	if (usable_erasers) {
 | 
						|
		chip->total_size = rom_size / 1024;
 | 
						|
		if (chip->page_size > rom_size)
 | 
						|
			chip->page_size = rom_size;
 | 
						|
	} else {
 | 
						|
		msg_pdbg("Failed to adjust size of chip \"%s\" (%d kB).\n", chip->name, chip->total_size);
 | 
						|
	}
 | 
						|
}
 | 
						|
 | 
						|
static void atapromise_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr)
 | 
						|
{
 | 
						|
	const struct atapromise_data *data = flash->mst->par.data;
 | 
						|
	uint32_t value;
 | 
						|
 | 
						|
	atapromise_limit_chip(flash->chip, data->rom_size);
 | 
						|
	value = (data->rom_base_addr + (addr & ADDR_MASK)) << 8 | val;
 | 
						|
	OUTL(value, data->io_base_addr + 0x14);
 | 
						|
}
 | 
						|
 | 
						|
static uint8_t atapromise_chip_readb(const struct flashctx *flash, const chipaddr addr)
 | 
						|
{
 | 
						|
	const struct atapromise_data *data = flash->mst->par.data;
 | 
						|
 | 
						|
	atapromise_limit_chip(flash->chip, data->rom_size);
 | 
						|
	return pci_mmio_readb(data->bar + (addr & ADDR_MASK));
 | 
						|
}
 | 
						|
 | 
						|
static int atapromise_shutdown(void *par_data)
 | 
						|
{
 | 
						|
	free(par_data);
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
 | 
						|
static const struct par_master par_master_atapromise = {
 | 
						|
	.chip_readb	= atapromise_chip_readb,
 | 
						|
	.chip_writeb	= atapromise_chip_writeb,
 | 
						|
	.shutdown	= atapromise_shutdown,
 | 
						|
};
 | 
						|
 | 
						|
static int atapromise_init(const struct programmer_cfg *cfg)
 | 
						|
{
 | 
						|
	struct pci_dev *dev = NULL;
 | 
						|
	uint32_t io_base_addr;
 | 
						|
	uint32_t rom_base_addr;
 | 
						|
	uint8_t *bar;
 | 
						|
	size_t rom_size;
 | 
						|
 | 
						|
	if (rget_io_perms())
 | 
						|
		return 1;
 | 
						|
 | 
						|
	dev = pcidev_init(cfg, ata_promise, PCI_BASE_ADDRESS_4);
 | 
						|
	if (!dev)
 | 
						|
		return 1;
 | 
						|
 | 
						|
	io_base_addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_4) & 0xfffe;
 | 
						|
	if (!io_base_addr) {
 | 
						|
		return 1;
 | 
						|
	}
 | 
						|
 | 
						|
	/* Not exactly sure what this does, because flashing seems to work
 | 
						|
	 * well without it. However, PTIFLASH does it, so we do it too.
 | 
						|
	 */
 | 
						|
	OUTB(1, io_base_addr + 0x10);
 | 
						|
 | 
						|
	rom_base_addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_5);
 | 
						|
	if (!rom_base_addr) {
 | 
						|
		msg_pdbg("Failed to read BAR5\n");
 | 
						|
		return 1;
 | 
						|
	}
 | 
						|
 | 
						|
	rom_size = dev->rom_size > MAX_ROM_DECODE ? MAX_ROM_DECODE : dev->rom_size;
 | 
						|
	bar = (uint8_t*)rphysmap("Promise", rom_base_addr, rom_size);
 | 
						|
	if (bar == ERROR_PTR) {
 | 
						|
		return 1;
 | 
						|
	}
 | 
						|
 | 
						|
	msg_pwarn("Do not use this device as a generic programmer. It will leave anything outside\n"
 | 
						|
		  "the first %zu kB of the flash chip in an undefined state. It works fine for the\n"
 | 
						|
		  "purpose of updating the firmware of this device (padding may necessary).\n",
 | 
						|
		  rom_size / 1024);
 | 
						|
 | 
						|
	struct atapromise_data *data = calloc(1, sizeof(*data));
 | 
						|
	if (!data) {
 | 
						|
		msg_perr("Unable to allocate space for PAR master data\n");
 | 
						|
		return 1;
 | 
						|
	}
 | 
						|
	data->io_base_addr = io_base_addr;
 | 
						|
	data->rom_base_addr = rom_base_addr;
 | 
						|
	data->bar = bar;
 | 
						|
	data->rom_size = rom_size;
 | 
						|
 | 
						|
	max_rom_decode.parallel = rom_size;
 | 
						|
	return register_par_master(&par_master_atapromise, BUS_PARALLEL, data);
 | 
						|
}
 | 
						|
 | 
						|
const struct programmer_entry programmer_atapromise = {
 | 
						|
	.name			= "atapromise",
 | 
						|
	.type			= PCI,
 | 
						|
	.devs.dev		= ata_promise,
 | 
						|
	.init			= atapromise_init,
 | 
						|
};
 |